mirror of
https://github.com/yuzu-mirror/yuzu.git
synced 2024-11-14 16:39:59 +00:00
shader: Remove IAbs64
This commit is contained in:
parent
bc6e399ae3
commit
4397053d5c
9 changed files with 3 additions and 26 deletions
|
@ -306,7 +306,6 @@ void EmitIMul32(EmitContext& ctx, IR::Inst& inst, ScalarS32 a, ScalarS32 b);
|
||||||
void EmitINeg32(EmitContext& ctx, IR::Inst& inst, ScalarS32 value);
|
void EmitINeg32(EmitContext& ctx, IR::Inst& inst, ScalarS32 value);
|
||||||
void EmitINeg64(EmitContext& ctx, IR::Inst& inst, Register value);
|
void EmitINeg64(EmitContext& ctx, IR::Inst& inst, Register value);
|
||||||
void EmitIAbs32(EmitContext& ctx, IR::Inst& inst, ScalarS32 value);
|
void EmitIAbs32(EmitContext& ctx, IR::Inst& inst, ScalarS32 value);
|
||||||
void EmitIAbs64(EmitContext& ctx, IR::Inst& inst, Register value);
|
|
||||||
void EmitShiftLeftLogical32(EmitContext& ctx, IR::Inst& inst, ScalarU32 base, ScalarU32 shift);
|
void EmitShiftLeftLogical32(EmitContext& ctx, IR::Inst& inst, ScalarU32 base, ScalarU32 shift);
|
||||||
void EmitShiftLeftLogical64(EmitContext& ctx, IR::Inst& inst, ScalarRegister base, ScalarU32 shift);
|
void EmitShiftLeftLogical64(EmitContext& ctx, IR::Inst& inst, ScalarRegister base, ScalarU32 shift);
|
||||||
void EmitShiftRightLogical32(EmitContext& ctx, IR::Inst& inst, ScalarU32 base, ScalarU32 shift);
|
void EmitShiftRightLogical32(EmitContext& ctx, IR::Inst& inst, ScalarU32 base, ScalarU32 shift);
|
||||||
|
|
|
@ -82,10 +82,6 @@ void EmitIAbs32(EmitContext& ctx, IR::Inst& inst, ScalarS32 value) {
|
||||||
ctx.Add("ABS.S {},{};", inst, value);
|
ctx.Add("ABS.S {},{};", inst, value);
|
||||||
}
|
}
|
||||||
|
|
||||||
void EmitIAbs64(EmitContext& ctx, IR::Inst& inst, Register value) {
|
|
||||||
ctx.LongAdd("MOV.S64 {},|{}|;", inst, value);
|
|
||||||
}
|
|
||||||
|
|
||||||
void EmitShiftLeftLogical32(EmitContext& ctx, IR::Inst& inst, ScalarU32 base, ScalarU32 shift) {
|
void EmitShiftLeftLogical32(EmitContext& ctx, IR::Inst& inst, ScalarU32 base, ScalarU32 shift) {
|
||||||
ctx.Add("SHL.U {}.x,{},{};", inst, base, shift);
|
ctx.Add("SHL.U {}.x,{},{};", inst, base, shift);
|
||||||
}
|
}
|
||||||
|
|
|
@ -365,7 +365,6 @@ void EmitIMul32(EmitContext& ctx, IR::Inst& inst, std::string_view a, std::strin
|
||||||
void EmitINeg32(EmitContext& ctx, IR::Inst& inst, std::string_view value);
|
void EmitINeg32(EmitContext& ctx, IR::Inst& inst, std::string_view value);
|
||||||
void EmitINeg64(EmitContext& ctx, IR::Inst& inst, std::string_view value);
|
void EmitINeg64(EmitContext& ctx, IR::Inst& inst, std::string_view value);
|
||||||
void EmitIAbs32(EmitContext& ctx, IR::Inst& inst, std::string_view value);
|
void EmitIAbs32(EmitContext& ctx, IR::Inst& inst, std::string_view value);
|
||||||
void EmitIAbs64(EmitContext& ctx, IR::Inst& inst, std::string_view value);
|
|
||||||
void EmitShiftLeftLogical32(EmitContext& ctx, IR::Inst& inst, std::string_view base,
|
void EmitShiftLeftLogical32(EmitContext& ctx, IR::Inst& inst, std::string_view base,
|
||||||
std::string_view shift);
|
std::string_view shift);
|
||||||
void EmitShiftLeftLogical64(EmitContext& ctx, IR::Inst& inst, std::string_view base,
|
void EmitShiftLeftLogical64(EmitContext& ctx, IR::Inst& inst, std::string_view base,
|
||||||
|
|
|
@ -80,10 +80,6 @@ void EmitIAbs32(EmitContext& ctx, IR::Inst& inst, std::string_view value) {
|
||||||
ctx.AddU32("{}=abs(int({}));", inst, value);
|
ctx.AddU32("{}=abs(int({}));", inst, value);
|
||||||
}
|
}
|
||||||
|
|
||||||
void EmitIAbs64(EmitContext& ctx, IR::Inst& inst, std::string_view value) {
|
|
||||||
ctx.AddU64("{}=abs(int64_t({}));", inst, value);
|
|
||||||
}
|
|
||||||
|
|
||||||
void EmitShiftLeftLogical32(EmitContext& ctx, IR::Inst& inst, std::string_view base,
|
void EmitShiftLeftLogical32(EmitContext& ctx, IR::Inst& inst, std::string_view base,
|
||||||
std::string_view shift) {
|
std::string_view shift) {
|
||||||
ctx.AddU32("{}={}<<{};", inst, base, shift);
|
ctx.AddU32("{}={}<<{};", inst, base, shift);
|
||||||
|
|
|
@ -284,7 +284,6 @@ Id EmitIMul32(EmitContext& ctx, Id a, Id b);
|
||||||
Id EmitINeg32(EmitContext& ctx, Id value);
|
Id EmitINeg32(EmitContext& ctx, Id value);
|
||||||
Id EmitINeg64(EmitContext& ctx, Id value);
|
Id EmitINeg64(EmitContext& ctx, Id value);
|
||||||
Id EmitIAbs32(EmitContext& ctx, Id value);
|
Id EmitIAbs32(EmitContext& ctx, Id value);
|
||||||
Id EmitIAbs64(EmitContext& ctx, Id value);
|
|
||||||
Id EmitShiftLeftLogical32(EmitContext& ctx, Id base, Id shift);
|
Id EmitShiftLeftLogical32(EmitContext& ctx, Id base, Id shift);
|
||||||
Id EmitShiftLeftLogical64(EmitContext& ctx, Id base, Id shift);
|
Id EmitShiftLeftLogical64(EmitContext& ctx, Id base, Id shift);
|
||||||
Id EmitShiftRightLogical32(EmitContext& ctx, Id base, Id shift);
|
Id EmitShiftRightLogical32(EmitContext& ctx, Id base, Id shift);
|
||||||
|
|
|
@ -84,10 +84,6 @@ Id EmitIAbs32(EmitContext& ctx, Id value) {
|
||||||
return ctx.OpSAbs(ctx.U32[1], value);
|
return ctx.OpSAbs(ctx.U32[1], value);
|
||||||
}
|
}
|
||||||
|
|
||||||
Id EmitIAbs64(EmitContext& ctx, Id value) {
|
|
||||||
return ctx.OpSAbs(ctx.U64, value);
|
|
||||||
}
|
|
||||||
|
|
||||||
Id EmitShiftLeftLogical32(EmitContext& ctx, Id base, Id shift) {
|
Id EmitShiftLeftLogical32(EmitContext& ctx, Id base, Id shift) {
|
||||||
return ctx.OpShiftLeftLogical(ctx.U32[1], base, shift);
|
return ctx.OpShiftLeftLogical(ctx.U32[1], base, shift);
|
||||||
}
|
}
|
||||||
|
|
|
@ -1152,15 +1152,8 @@ U32U64 IREmitter::INeg(const U32U64& value) {
|
||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
U32U64 IREmitter::IAbs(const U32U64& value) {
|
U32 IREmitter::IAbs(const U32& value) {
|
||||||
switch (value.Type()) {
|
|
||||||
case Type::U32:
|
|
||||||
return Inst<U32>(Opcode::IAbs32, value);
|
return Inst<U32>(Opcode::IAbs32, value);
|
||||||
case Type::U64:
|
|
||||||
return Inst<U64>(Opcode::IAbs64, value);
|
|
||||||
default:
|
|
||||||
ThrowInvalidType(value.Type());
|
|
||||||
}
|
|
||||||
}
|
}
|
||||||
|
|
||||||
U32U64 IREmitter::ShiftLeftLogical(const U32U64& base, const U32& shift) {
|
U32U64 IREmitter::ShiftLeftLogical(const U32U64& base, const U32& shift) {
|
||||||
|
|
|
@ -208,7 +208,7 @@ public:
|
||||||
[[nodiscard]] U32U64 ISub(const U32U64& a, const U32U64& b);
|
[[nodiscard]] U32U64 ISub(const U32U64& a, const U32U64& b);
|
||||||
[[nodiscard]] U32 IMul(const U32& a, const U32& b);
|
[[nodiscard]] U32 IMul(const U32& a, const U32& b);
|
||||||
[[nodiscard]] U32U64 INeg(const U32U64& value);
|
[[nodiscard]] U32U64 INeg(const U32U64& value);
|
||||||
[[nodiscard]] U32U64 IAbs(const U32U64& value);
|
[[nodiscard]] U32 IAbs(const U32& value);
|
||||||
[[nodiscard]] U32U64 ShiftLeftLogical(const U32U64& base, const U32& shift);
|
[[nodiscard]] U32U64 ShiftLeftLogical(const U32U64& base, const U32& shift);
|
||||||
[[nodiscard]] U32U64 ShiftRightLogical(const U32U64& base, const U32& shift);
|
[[nodiscard]] U32U64 ShiftRightLogical(const U32U64& base, const U32& shift);
|
||||||
[[nodiscard]] U32U64 ShiftRightArithmetic(const U32U64& base, const U32& shift);
|
[[nodiscard]] U32U64 ShiftRightArithmetic(const U32U64& base, const U32& shift);
|
||||||
|
|
|
@ -289,7 +289,6 @@ OPCODE(IMul32, U32, U32,
|
||||||
OPCODE(INeg32, U32, U32, )
|
OPCODE(INeg32, U32, U32, )
|
||||||
OPCODE(INeg64, U64, U64, )
|
OPCODE(INeg64, U64, U64, )
|
||||||
OPCODE(IAbs32, U32, U32, )
|
OPCODE(IAbs32, U32, U32, )
|
||||||
OPCODE(IAbs64, U64, U64, )
|
|
||||||
OPCODE(ShiftLeftLogical32, U32, U32, U32, )
|
OPCODE(ShiftLeftLogical32, U32, U32, U32, )
|
||||||
OPCODE(ShiftLeftLogical64, U64, U64, U32, )
|
OPCODE(ShiftLeftLogical64, U64, U64, U32, )
|
||||||
OPCODE(ShiftRightLogical32, U32, U32, U32, )
|
OPCODE(ShiftRightLogical32, U32, U32, U32, )
|
||||||
|
|
Loading…
Reference in a new issue